ISE Release Notes
This document contains a listing of release note tables, one for each IP core.
von: AMD
The PLBv46 to PCI™ Full Bridge design provides full bridge functionality between the AMD PLB and a 32-bit Revision 2.2 compliant Peripheral Component Interconnect (PCI) bus.
The PLBv46 to PCI™ Full Bridge design provides full bridge functionality between the AMD PLB and a 32-bit Revision 2.2 compliant Peripheral Component Interconnect (PCI) bus.
The PCI32 core provides an interface with the PCI bus. Details of the LogiCORE™ IP PCI32 core operation is found in the AMD LogiCORE IP PCI32 Interface v3, in the AMD LogiCORE PCI32 Interface v4 Product Specification, and in the AMD LogiCORE IP PCI v3.0 and v4.1 User Guides.
Host bridge functionality (often called North bridge functionality) is an optional functionality. Configuration Read and Write PCI commands can be performed from the PLB-side of the bridge. The PLBV46 PCI Bridge supports a 32-bit/33 MHz PCI bus only.
The PLBV46 PCI Bridge design has parameters that allow customers to configure the bridge to suit their application. The parameterizable features and exceptions to the support of PCI commands are discussed in the data sheet.
Available to all licensees of the PCI32 LogiCORE IP cores.
LogiCORE™ | Version | Software Support | Supported Device Families |
---|---|---|---|
PLBv46 to PCI™ Full Bridge EF-DI-PCI32-SP-PROJ EF-DI-PCI32-IP-SITE EF-DI-PCI-AL-SITE EF-DI-PCIX64-VE-SITE |
v1.04a | ISE™ 13.2 | Virtex™ 5 SXT / LXT Virtex 5 LX Virtex 4 FX / SX / LX Spartan™ 6 Spartan 3 |
Certain AMD technologies may require third-party enablement or activation. Supported features may vary by operating system. Please confirm with system manufacturer for specific features. No technology or product can be completely secure.